发明授权
US08924753B2 Apparatus and method for adaptive frequency scaling in digital system
有权
数字系统中自适应频率缩放的装置和方法
- 专利标题: Apparatus and method for adaptive frequency scaling in digital system
- 专利标题(中): 数字系统中自适应频率缩放的装置和方法
-
申请号: US13276503申请日: 2011-10-19
-
公开(公告)号: US08924753B2公开(公告)日: 2014-12-30
- 发明人: Tae-Hong Park , Ji-Yong Yoon , Kang-Min Lee , Yun-Ju Kwon , Jong-Hyuck Hong
- 申请人: Tae-Hong Park , Ji-Yong Yoon , Kang-Min Lee , Yun-Ju Kwon , Jong-Hyuck Hong
- 申请人地址: KR Suwon-si
- 专利权人: Samsung Electronics Co., Ltd.
- 当前专利权人: Samsung Electronics Co., Ltd.
- 当前专利权人地址: KR Suwon-si
- 代理机构: Jefferson IP Law, LLP
- 优先权: KR10-2010-0102270 20101020
- 主分类号: G06F1/00
- IPC分类号: G06F1/00 ; G06F1/32
摘要:
An apparatus and method for adaptively changing clock frequencies of a Central Processing Unit (CPU) and a bus in a digital system are provided. The system includes an Adaptive Frequency Scaling (AFS) controller and a clock controller. The AFS controller determines whether to change a clock frequency of the CPU according to operation information of the CPU, and determines whether to change a clock frequency of the bus according to operation information of the bus. The clock controller generates a clock frequency of the CPU and a clock frequency of the bus according to the determination of the AFS controller.
公开/授权文献
信息查询