发明授权
- 专利标题: Cryptographic device employing parallel processing
- 专利标题(中): 采用并行处理的加密设备
-
申请号: US12034252申请日: 2008-02-20
-
公开(公告)号: US08369520B2公开(公告)日: 2013-02-05
- 发明人: Astrid Elbe , Norbert Janssen , Holger Sedlak
- 申请人: Astrid Elbe , Norbert Janssen , Holger Sedlak
- 申请人地址: DE Neubiberg
- 专利权人: Infineon Technologies AG
- 当前专利权人: Infineon Technologies AG
- 当前专利权人地址: DE Neubiberg
- 代理机构: Dickstein Shapiro LLP
- 优先权: DE10061997 20001213
- 主分类号: H04L9/00
- IPC分类号: H04L9/00
摘要:
A cryptography processor includes a central processing unit and a co-processor, the co-processor comprising a plurality of calculating subunits as well as a single control unit which is coupled to each of the plurality of calculating subunits. A cryptographic operation is distributed among the individual calculating subunits in the form of sub-operations by the control unit. The central processing unit, the plurality of calculating subunits and the control unit are integrated on a single chip, the chip comprising a common supply current access for supplying the plurality of calculating subunits and the control unit with current. Due to the arrangement of the calculating subunit in parallel, on the hand, the throughput of the cryptography processor is increased. On the other hand, however, the current profile that may be detected at the supply current access is randomized to such an extent that an attacker can no longer infer numbers processed in the individual calculating subunits.
公开/授权文献
- US20080140739A1 Cryptographic Device Employing Parallel Processing 公开/授权日:2008-06-12
信息查询