Invention Grant
- Patent Title: Gated semiconductor device and method of fabricating same
- Patent Title (中): 门式半导体器件及其制造方法
-
Application No.: US12723381Application Date: 2010-03-12
-
Publication No.: US08227850B2Publication Date: 2012-07-24
- Inventor: Shih-Chang Liu , Ming-Hui Shen , Chi-Hsin Lo , Chia-Shiung Tsai , Yi-Shin Chu
- Applicant: Shih-Chang Liu , Ming-Hui Shen , Chi-Hsin Lo , Chia-Shiung Tsai , Yi-Shin Chu
- Applicant Address: TW Hsin-Chu
- Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
- Current Assignee Address: TW Hsin-Chu
- Agency: Slater & Matsil, L.L.P.
- Main IPC: H01L29/76
- IPC: H01L29/76

Abstract:
A method for fabricating a gated semiconductor device, and the device resulting from performing the method. In a preferred embodiment, the method includes forming a hard mask for use in gate formation on one or more layers of alternately insulating and conducting material that have been formed on a substrate. The hard mask preferably includes three layers; a lower nitride layer, a middle oxide, and an upper nitride layer. In this embodiment, the middle oxide layer is formed with the rest of the hard mask, and then reduced in a lateral dimension, preferably using a DHF dip. A dielectric layer formed over the gate structure, including the hard mask, then etched back, self-aligns to be reduced-dimension oxide layer. In addition, where two conducting, that is gate layers are present, the lower layer is laterally reduced in dimension on at least one side to create an undercut.
Public/Granted literature
- US20100171167A1 Gated Semiconductor Device and Method of Fabricating Same Public/Granted day:2010-07-08
Information query
IPC分类: