Invention Grant
- Patent Title: Clock generator to reduce long term jitter
- Patent Title (中): 时钟发生器,以减少长期抖动
-
Application No.: US12691023Application Date: 2010-01-21
-
Publication No.: US08149030B2Publication Date: 2012-04-03
- Inventor: Chul-woo Kim , Woo-seok Kim , Min-young Song , Jae-jin Park , Ji-hyun Kim , Young-ho Kwak
- Applicant: Chul-woo Kim , Woo-seok Kim , Min-young Song , Jae-jin Park , Ji-hyun Kim , Young-ho Kwak
- Applicant Address: KR Suwon-Si KR Seongbuk-Gu, Seoul
- Assignee: Samsung Electronics Co., Ltd.,Korea University Research and Business Foundation
- Current Assignee: Samsung Electronics Co., Ltd.,Korea University Research and Business Foundation
- Current Assignee Address: KR Suwon-Si KR Seongbuk-Gu, Seoul
- Agency: F. Chau & Associates, LLC
- Priority: KR10-2009-0026948 20090330
- Main IPC: H03L7/06
- IPC: H03L7/06

Abstract:
A clock generator includes a controller, a digital phase locked loop (PLL) circuit, a charge pump phase locked loop (PLL) circuit and a divider. The controller generates a division factor and a first internal clock signal in response to a low-frequency reference clock signal and a multiplication factor. The digital PLL circuit generates a second internal clock signal in response to the reference clock signal, the division factor and the first internal clock signal. The charge pump PLL circuit generates a plurality of third internal clock signals by using the second internal clock signal. The divider generates a high-frequency clock signal in response to a phase selection signal, the division factor and the third internal clock signals.
Public/Granted literature
- US20100244914A1 CLOCK GENERATOR TO REDUCE LONG TERM JITTER Public/Granted day:2010-09-30
Information query