发明授权
US07977789B2 Bump with multiple vias for semiconductor package and fabrication method thereof, and semiconductor package utilizing the same 有权
具有用于半导体封装的多个通孔的凸起及其制造方法,以及利用其的半导体封装

  • 专利标题: Bump with multiple vias for semiconductor package and fabrication method thereof, and semiconductor package utilizing the same
  • 专利标题(中): 具有用于半导体封装的多个通孔的凸起及其制造方法,以及利用其的半导体封装
  • 申请号: US12095668
    申请日: 2006-08-28
  • 公开(公告)号: US07977789B2
    公开(公告)日: 2011-07-12
  • 发明人: Yun Mook Park
  • 申请人: Yun Mook Park
  • 申请人地址: KR Gak-Ri, Ochang-Myun, Cheongwon-Gun, Chungbuk
  • 专利权人: Nepes Corporation
  • 当前专利权人: Nepes Corporation
  • 当前专利权人地址: KR Gak-Ri, Ochang-Myun, Cheongwon-Gun, Chungbuk
  • 优先权: KR10-2005-0117239 20051202; KR10-2006-0058266 20060627
  • 国际申请: PCT/KR2006/003386 WO 20060828
  • 国际公布: WO2007/064073 WO 20070607
  • 主分类号: H01L23/488
  • IPC分类号: H01L23/488
Bump with multiple vias for semiconductor package and fabrication method thereof, and semiconductor package utilizing the same
摘要:
A bump for a semiconductor package forms a polymer layer having multiple vias on an electrode pad above a semiconductor chip to increase an electrical contact area between the electrode pad and a metal bump. Further, the bump forms a polymer layer having multiple vias on a redistribution electrode pad to increase a surface area of an electrode interconnection. The multiple vias increase electrical and mechanical contact areas, thereby preventing current crowding and improving joint reliability. The bump for a semiconductor package may further comprise a stress relaxation layer at the lower portion of the bump.
信息查询
0/0