发明授权
- 专利标题: Display control circuit and display system
- 专利标题(中): 显示控制电路和显示系统
-
申请号: US11887253申请日: 2006-03-16
-
公开(公告)号: US07936350B2公开(公告)日: 2011-05-03
- 发明人: Mika Nakamura , Hiroki Taoka
- 申请人: Mika Nakamura , Hiroki Taoka
- 申请人地址: JP Osaka
- 专利权人: Panasonic Corporation
- 当前专利权人: Panasonic Corporation
- 当前专利权人地址: JP Osaka
- 代理机构: Wenderoth, Lind & Ponack, L.L.P.
- 优先权: JP2005-117898 20050415
- 国际申请: PCT/JP2006/305225 WO 20060316
- 国际公布: WO2006/112229 WO 20061026
- 主分类号: G09G5/00
- IPC分类号: G09G5/00
摘要:
In a display control circuit for controlling a display of a display device, data which is stored in a memory is inputted to a FIFO circuit by a DMA controller, and the FIFO circuit transmits the stored data to the display device at a rising edge of an inputted clock PCLK. A clock mask circuit transmits the inputted clock PCLK to the display device as a display clock PCLK′ while the FIFO circuit is not underflow. On the other hand, the clock mask circuit masks the inputted clock PCLK while the FIFO circuit is underflow, and transmits the display clock PCLK′ whose level is kept high to the display device. As a result, a display position of display data does not shift even if underflow occurs in the FIFO circuit.
公开/授权文献
- US20090109207A1 Display Control Circuit and Display System 公开/授权日:2009-04-30
信息查询