发明授权
US07917882B2 Automated digital circuit design tool that reduces or eliminates adverse timing constraints due to an inherent clock signal skew, and applications thereof
有权
自动数字电路设计工具,可减少或消除由于固有的时钟信号偏移引起的不利时序限制及其应用
- 专利标题: Automated digital circuit design tool that reduces or eliminates adverse timing constraints due to an inherent clock signal skew, and applications thereof
- 专利标题(中): 自动数字电路设计工具,可减少或消除由于固有的时钟信号偏移引起的不利时序限制及其应用
-
申请号: US11976713申请日: 2007-10-26
-
公开(公告)号: US07917882B2公开(公告)日: 2011-03-29
- 发明人: Avishek Panigrahi , Soumya Banerjee , Thomas Stephen Chanak, Jr.
- 申请人: Avishek Panigrahi , Soumya Banerjee , Thomas Stephen Chanak, Jr.
- 申请人地址: US CA Sunnyvale
- 专利权人: MIPS Technologies, Inc.
- 当前专利权人: MIPS Technologies, Inc.
- 当前专利权人地址: US CA Sunnyvale
- 代理机构: Sterne, Kessler, Goldstein & Fox P.L.L.C.
- 主分类号: G06F17/50
- IPC分类号: G06F17/50
摘要:
The present invention provides an automated digital circuit design tool that reduces or eliminates adverse timing constraints due to an inherent clock signal skew, and applications thereof. In an embodiment, an automated design tool according to the invention generates a clocking system that includes a clock signal generator, control logic, enable logic, and at least one clock gater. The clock signal generator generates a clock signal that is distributed to various logic blocks of the digital circuit using a buffered clock tree. The enable logic receives input values from the control logic and provides a control signal to the clock gater. When enabled, the clock gater allows a clock signal to pass through to multiple registers. An early clock signal is provided to register(s) in the control logic, which allows for an increased clock frequency while still meeting timing constraints.
公开/授权文献
信息查询