Invention Grant
- Patent Title: Method of forming memory cells in an array
- Patent Title (中): 在阵列中形成存储单元的方法
-
Application No.: US10929046Application Date: 2004-08-27
-
Publication No.: US07378311B2Publication Date: 2008-05-27
- Inventor: Luan C. Tran
- Applicant: Luan C. Tran
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Wells St. John, P.S.
- Main IPC: H01L21/8239
- IPC: H01L21/8239 ; H01L21/8242

Abstract:
The invention includes a 6F2 DRAM array formed on a semiconductor substrate. The memory array includes a first memory cell. The first memory cell includes a first access transistor and a first data storage capacitor. A first load electrode of the first access transistor is coupled to the first data storage capacitor via a first storage node formed on the substrate. The memory array also includes a second memory cell. The second memory cell includes a second access transistor and a second data storage capacitor. A first load electrode of the second access transistor is coupled to the second data storage capacitor via a second storage node formed on the substrate. The first and second access transistors have a gate dielectric having a first thickness. The memory array further includes an isolation gate formed between the first and second storage nodes and configured to provide electrical isolation therebetween. The isolation gate has a gate dielectric having a second thickness that is greater than the first thickness. The isolation gate dielectric may extend above or below a surface of the substrate.
Public/Granted literature
- US20050032289A1 Method of forming memory cells and a method of isolating a single row of memory cells Public/Granted day:2005-02-10
Information query
IPC分类: