Invention Grant
- Patent Title: Method for decreasing sheet resistivity variations of an interconnect metal layer
- Patent Title (中): 降低互连金属层的薄层电阻率变化的方法
-
Application No.: US11388390Application Date: 2006-03-24
-
Publication No.: US07358191B1Publication Date: 2008-04-15
- Inventor: Krishnashree Achuthan , Brad Davis , James Xie , Kashmir Sahota
- Applicant: Krishnashree Achuthan , Brad Davis , James Xie , Kashmir Sahota
- Applicant Address: US CA Sunnyvale US CA Sunnyvale
- Assignee: Spansion LLC,Advanced Micro Devices, Inc.
- Current Assignee: Spansion LLC,Advanced Micro Devices, Inc.
- Current Assignee Address: US CA Sunnyvale US CA Sunnyvale
- Agency: Farjami & Farjami LLP
- Main IPC: H01L21/311
- IPC: H01L21/311
![Method for decreasing sheet resistivity variations of an interconnect metal layer](/abs-image/US/2008/04/15/US07358191B1/abs.jpg.150x150.jpg)
Abstract:
According to one exemplary embodiment, a method includes a step of forming a number of trenches in a dielectric layer, where the dielectric layer is situated over a wafer. The method further includes forming a metal layer over the dielectric layer and in the trenches such that the metal layer has a dome-shaped profile over the wafer. The method further includes performing a planarizing process to form a number of interconnect lines, where each of the interconnect lines is situated in one of the trenches. The dome-shaped profile of the metal layer causes the interconnect lines to have a reduced thickness variation across the wafer after performing the planarizing process. The interconnect lines are situated in an interconnect metal layer, where the dome-shaped profile of the metal layer causes the interconnect metal layer to have increased sheet resistivity uniformity across the wafer after performing the planarizing process.
Information query
IPC分类: