Invention Grant
US06269468B1 Split I/O circuit for performance optimization of digital circuits
失效
分离式I / O电路,用于数字电路的性能优化
- Patent Title: Split I/O circuit for performance optimization of digital circuits
- Patent Title (中): 分离式I / O电路,用于数字电路的性能优化
-
Application No.: US09260453Application Date: 1999-03-02
-
Publication No.: US06269468B1Publication Date: 2001-07-31
- Inventor: Alvar Dean , Patrick E. Perry , Sebastian Ventrone
- Applicant: Alvar Dean , Patrick E. Perry , Sebastian Ventrone
- Main IPC: G06F1750
- IPC: G06F1750

Abstract:
A logic circuit device and circuit design methodology includes a “split-book” logic circuit design having different active device sizes with outputs for connections to both critical and non-critical digital circuit paths. By using “split” book designs with separate input and output stages, better silicon utilization, power optimization, and performance results. This is because each split book is designed with multiple output buffers that may be configured to optimally drive critical and non-critical paths. During the power/performance optimization phase of the design, timing critical paths of the design are first identified, with each path being optimized on its own basis. First the input stage of the strand may be improved with a stronger drive on the input port of the book. Only the input port that has been linked to a critical path is updated. The other input pins are left at their default setting. Then, the output buffers may then be connected together according to criticality of the path and net capacitive load they are driving. Different split book input/output circuit combinations may be attempted during the design phase until an optimal tradeoff between power optimization and performance is reached.
Information query