Invention Application
- Patent Title: RUNTIME ADDRESS DISAMBIGUATION IN ACCELERATION HARDWARE
-
Application No.: US15396049Application Date: 2016-12-30
-
Publication No.: US20180188983A1Publication Date: 2018-07-05
- Inventor: Kermin Elliott Fleming, JR. , Simon C. Steely, JR. , Kent D. Glossop
- Applicant: INTEL CORPORATION
- Main IPC: G06F3/06
- IPC: G06F3/06

Abstract:
An integrated circuit includes a processor to execute instructions and to interact with memory, and acceleration hardware, to execute a sub-program corresponding to instructions. A set of input queues includes a store address queue to receive, from the acceleration hardware, a first address of the memory, the first address associated with a store operation and a store data queue to receive, from the acceleration hardware, first data to be stored at the first address of the memory. The set of input queues also includes a completion queue to buffer response data for a load operation. A disambiguator circuit, coupled to the set of input queues and the memory, is to, responsive to determining the load operation, which succeeds the store operation, has an address conflict with the first address, copy the first data from the store data queue into the completion queue for the load operation.
Public/Granted literature
- US10474375B2 Runtime address disambiguation in acceleration hardware Public/Granted day:2019-11-12
Information query