Invention Application
- Patent Title: INTEGRATED CIRCUIT MEMORY SYSTEM WITH DUMMY ACTIVE REGION
- Patent Title (中): 集成电路存储器系统与DUMMY活动区域
-
Application No.: US11308061Application Date: 2006-03-04
-
Publication No.: US20070207558A1Publication Date: 2007-09-06
- Inventor: Sung Mun Jung , Ching Dong Wang , Louis Yoke Leng Lim , Swee Tuck Woo , Donghua Liu , Xiaoyu Chen
- Applicant: Sung Mun Jung , Ching Dong Wang , Louis Yoke Leng Lim , Swee Tuck Woo , Donghua Liu , Xiaoyu Chen
- Applicant Address: SG Singapore
- Assignee: CHARTERED SEMICONDUCTOR MANUFACTURING LTD.
- Current Assignee: CHARTERED SEMICONDUCTOR MANUFACTURING LTD.
- Current Assignee Address: SG Singapore
- Main IPC: H01L21/00
- IPC: H01L21/00

Abstract:
An integrated circuit memory system including a substrate formed with equidistant spaced shallow trench isolation regions. Forming active regions and dummy active regions within the substrate between the equidistant spaced shallow trench isolation regions. Forming sources and drains within the active regions. Providing wordlines and source lines extending in a first direction and bitlines extending in a second direction. Forming contact regions over the dummy active regions for strapping the wordlines and the source lines to the bitlines.
Public/Granted literature
- US07332378B2 Integrated circuit memory system with dummy active region Public/Granted day:2008-02-19
Information query
IPC分类: