- 专利标题: FPGA powerup to known functional state
-
申请号: US11371833申请日: 2006-03-09
-
公开(公告)号: US20070075736A1公开(公告)日: 2007-04-05
- 发明人: Kenneth Goodnow , Clarence Ogilvie , Christopher Reynolds , Jack Smith , Sebastian Ventrone , Keith Williams
- 申请人: Kenneth Goodnow , Clarence Ogilvie , Christopher Reynolds , Jack Smith , Sebastian Ventrone , Keith Williams
- 主分类号: H03K19/177
- IPC分类号: H03K19/177
摘要:
A field programmable gate array (FPGA) device including a non-programming-based default power-on electronic configuration. The non-programming-based default power-on electronic configuration defines a default state to initial a first logic function. Upon power-up, the FPGA device would be enabled to enter the default state without having first to be configured via a conventional programming mode, thus saving processing time during power-up. Several embodiments are disclosed, such as a mask via circuit, an asynchronous set/reset circuit, an unbalanced latch circuit and a flush and scan circuit. A related method is also disclosed to reduce the memory size dedicated to the first logic function to facilitate further programming after power-up. In addition to time saving and further programming, the FPGA device can also allow partial or incremental programming to expand the full functionality to match customer's different needs.
公开/授权文献
- US07304493B2 FPGA powerup to known functional state 公开/授权日:2007-12-04
信息查询
IPC分类: