- 专利标题: Systems and techniques for timing mismatch reduction
-
申请号: US17895826申请日: 2022-08-25
-
公开(公告)号: US12021531B2公开(公告)日: 2024-06-25
- 发明人: Yoshihito Morishita
- 申请人: Micron Technology, Inc.
- 申请人地址: US ID Boise
- 专利权人: Micron Technology, Inc.
- 当前专利权人: Micron Technology, Inc.
- 当前专利权人地址: US ID Boise
- 代理机构: Fletcher Yoder, P.C.
- 主分类号: H03K3/0232
- IPC分类号: H03K3/0232 ; G01R31/317 ; H03K3/014 ; H03K3/03
摘要:
Systems and techniques to offset conditions affecting propagation delay of a clock signal in a memory device. These include a device that includes a clock adjustment circuit, comprising a differential amplifier, an inverter coupled to a first output of the differential amplifier, and a swing oscillator driver coupled to a second output of the inverter and an input of the differential amplifier. The swing oscillator driver includes a series of transistors, a signal path coupled to at least a first transistor of the series of transistors, wherein the signal path when in operation transmits a signal having a first voltage, and a strength control circuit coupled to the signal path, wherein the strength control circuit when in operation adjusts the first voltage of the signal to a second voltage.
公开/授权文献
- US20240072774A1 SYSTEMS AND TECHNIQUES FOR TIMING MISMATCH REDUCTION 公开/授权日:2024-02-29
信息查询
IPC分类: