Invention Grant
- Patent Title: Nonvolatile memory devices and memory systems
-
Application No.: US16817951Application Date: 2020-03-13
-
Publication No.: US10777254B2Publication Date: 2020-09-15
- Inventor: Dong-Hun Kwak , Hee-Woong Kang , Jun-Ho Seo , Hee-Won Lee
- Applicant: Samsung Electronics Co., Ltd.
- Applicant Address: KR Samsung-ro, Yeongtong-gu, Suwon-si, Gyeonggi-do
- Assignee: SAMSUNG ELECTRONICS CO., LTD.
- Current Assignee: SAMSUNG ELECTRONICS CO., LTD.
- Current Assignee Address: KR Samsung-ro, Yeongtong-gu, Suwon-si, Gyeonggi-do
- Agency: Muir Patent Law, PLLC
- Priority: com.zzzhc.datahub.patent.etl.us.BibliographicData$PriorityClaim@5e61d7d7
- Main IPC: G11C7/12
- IPC: G11C7/12 ; G11C11/4074 ; G11C16/30 ; G11C16/10 ; G11C16/06 ; G11C16/04 ; G11C11/56 ; G11C11/4097 ; G11C11/408 ; G11C16/08 ; G11C8/12 ; G11C7/10 ; G11C16/34

Abstract:
A nonvolatile memory device includes a memory cell array, a voltage generator, a page buffer circuit, a row decoder and a control circuit. The memory cell array includes a plurality of mats corresponding to different bit-lines. The voltage generator generates word-line voltages applied to the memory cell array. The page buffer circuit is coupled to the memory cell array through bit-lines. The row decoder is coupled to the memory cell array through word-lines, and the row decoder transfers the word-line voltages to the memory cell array. The control circuit controls the voltage generator, the row decoder and the page buffer circuit based on a command and an address. The control circuit selects a voltage between different voltages to apply the selected different voltages to at least one of the word-lines or at least one of the bit-lines according to a number of mats of the plurality mats, which operate simultaneously.
Public/Granted literature
- US20200219552A1 NONVOLATILE MEMORY DEVICES AND MEMORY SYSTEMS Public/Granted day:2020-07-09
Information query