- 专利标题: Virtual cell model usage
-
申请号: US14713716申请日: 2015-05-15
-
公开(公告)号: US10546090B2公开(公告)日: 2020-01-28
- 发明人: Gary B Nifong , Jun Chen , Karthikeyan Muthalagu , James Lewis Nance , Zhen Ren , Ying Shi
- 申请人: Synopsys, Inc.
- 申请人地址: US CA Mountain View
- 专利权人: SYNOPSYS, INC.
- 当前专利权人: SYNOPSYS, INC.
- 当前专利权人地址: US CA Mountain View
- 代理机构: Alston & Bird LLP
- 主分类号: G06F17/50
- IPC分类号: G06F17/50
摘要:
Hierarchical design levels describe semiconductor designs and define architecture, behavior, structure, function, etc. for the designs. A virtual cell model based on cells populating a design is constructed and used for purposes including design simulation, analysis, verification, validation, and so on. A cell and multiple instances of the cell are identified across a design. An empty cell model comparable to the identified cell is created. A compressed representation of unsolved geometric data based on the identified cell data and a virtual hierarchical layer (VHL) are generated as model data, and the model data is placed into the empty cell model. As a result of the placement of the model data, a virtual cell model is created.
公开/授权文献
- US20150339433A1 VIRTUAL CELL MODEL USAGE 公开/授权日:2015-11-26
信息查询