Invention Grant
- Patent Title: Internally truncated multiplier
-
Application No.: US15587096Application Date: 2017-05-04
-
Publication No.: US10372415B2Publication Date: 2019-08-06
- Inventor: Jawaharlal Tangudu , Suvam Nandi , Pooja Sundar , Jaiganesh Balakrishnan
- Applicant: TEXAS INSTRUMENTS INCORPORATED
- Applicant Address: US TX Dallas
- Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee Address: US TX Dallas
- Agent Gregory J. Albin; Charles A. Brill; Frank D. Cimino
- Priority: IN201641015444 20160504
- Main IPC: G06F7/533
- IPC: G06F7/533 ; G06F7/523 ; G06F7/50 ; H03D7/16

Abstract:
A multiplier circuit includes a partial product generation circuit, a truncation circuit, and a summation circuit. The partial product generation circuit is configured to generate a plurality of partial products for multiplying two values. The truncation circuit is coupled to the partial product generation circuit. The truncation circuit is configured to shorten at least some of the partial products by removing a least significant bit from the at least some of the partial products. The summation circuit coupled to the truncation circuit. The summation circuit is configured to sum the truncated partial products produced by the truncation circuit.
Public/Granted literature
- US20170322773A1 INTERNALLY TRUNCATED MULTIPLIER Public/Granted day:2017-11-09
Information query
IPC分类: